dc.contributor.author | Ismail, Yehea I. | |
dc.contributor.author | El-Medany, Wael M. | |
dc.contributor.author | Loucif, Samia | |
dc.date.accessioned | 2018-07-19T10:42:23Z | |
dc.date.available | 2018-07-19T10:42:23Z | |
dc.date.issued | 2015 | |
dc.identifier.issn | 2210-142X | |
dc.identifier.uri | https://journal.uob.edu.bh:443/handle/123456789/383 | |
dc.description.abstract | Advance in VLSI technology has led to the emergence of on-Chip Systems (SoC), where a complete system with a large number of intellectual property cores can be integrated onto a single silicon chip. The performance of SoCs highly depends on the speed and efficiency of their underlying communications subsystems. On-Chip Network (NoC), have been suggested to overcome the scalability problem found in traditional shared-bus communication architectures. Intensive research studies are conducted in an attempt to find the optimal networks in terms of performance and cost such as power consumption, and silicon area. This special issue of International Journal of Computing and Digital Systems (IJCDS) published selected papers from the 2014 International Workshop on the Design and Performance of Networks on Chip (DPNoC 2014), August 17-20, 2014, Niagara Falls, Ontario, Canada. The international workshop DPNoC'2014 (http://www.intnoc.org/) was organized | |
dc.language.iso | en_US | en_US |
dc.publisher | University of Bahrain | en_US |
dc.rights | Attribution-NonCommercial-ShareAlike 4.0 International | * |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-sa/4.0/ | * |
dc.title | Introduction to Special Issue: Design and Performance of Networks on Chip | en_US |
dc.type | Article | en_US |
dc.identifier.doi | http://dx.doi.org/10.12785/IJCDS/040101 | |
dc.volume | 04 | |
dc.issue | 01 | |
dc.source.title | International Journal of Computing and Digital Systems | |
dc.abbreviatedsourcetitle | IJCDS |
The following license files are associated with this item: